|
--Copyright (C) 1991-2013 Altera Corporation
|
|
--Your use of Altera Corporation's design tools, logic functions
|
|
--and other software and tools, and its AMPP partner logic
|
|
--functions, and any output files from any of the foregoing
|
|
--(including device programming or simulation files), and any
|
|
--associated documentation or information are expressly subject
|
|
--to the terms and conditions of the Altera Program License
|
|
--Subscription Agreement, Altera MegaCore Function License
|
|
--Agreement, or other applicable license agreement, including,
|
|
--without limitation, that your use is for the sole purpose of
|
|
--programming logic devices manufactured by Altera and sold by
|
|
--Altera or its authorized distributors. Please refer to the
|
|
--applicable agreement for further details.
|
|
|
|
|
|
component remote_update
|
|
PORT
|
|
(
|
|
clock : IN STD_LOGIC ;
|
|
data_in : IN STD_LOGIC_VECTOR (21 DOWNTO 0);
|
|
param : IN STD_LOGIC_VECTOR (2 DOWNTO 0);
|
|
read_param : IN STD_LOGIC ;
|
|
read_source : IN STD_LOGIC_VECTOR (1 DOWNTO 0);
|
|
reconfig : IN STD_LOGIC ;
|
|
reset : IN STD_LOGIC ;
|
|
reset_timer : IN STD_LOGIC ;
|
|
write_param : IN STD_LOGIC ;
|
|
busy : OUT STD_LOGIC ;
|
|
data_out : OUT STD_LOGIC_VECTOR (28 DOWNTO 0)
|
|
);
|
|
end component;
|