|
--Copyright (C) 1991-2015 Altera Corporation. All rights reserved.
|
|
--Your use of Altera Corporation's design tools, logic functions
|
|
--and other software and tools, and its AMPP partner logic
|
|
--functions, and any output files from any of the foregoing
|
|
--(including device programming or simulation files), and any
|
|
--associated documentation or information are expressly subject
|
|
--to the terms and conditions of the Altera Program License
|
|
--Subscription Agreement, the Altera Quartus II License Agreement,
|
|
--the Altera MegaCore Function License Agreement, or other
|
|
--applicable license agreement, including, without limitation,
|
|
--that your use is for the sole purpose of programming logic
|
|
--devices manufactured by Altera and sold by Altera or its
|
|
--authorized distributors. Please refer to the applicable
|
|
--agreement for further details.
|
|
|
|
|
|
component gpioram
|
|
PORT
|
|
(
|
|
address : IN STD_LOGIC_VECTOR (5 DOWNTO 0);
|
|
clock : IN STD_LOGIC := '1';
|
|
data : IN STD_LOGIC_VECTOR (71 DOWNTO 0);
|
|
wren : IN STD_LOGIC ;
|
|
q : OUT STD_LOGIC_VECTOR (71 DOWNTO 0)
|
|
);
|
|
end component;
|