|
-- megafunction wizard: %RAM: 2-PORT%
|
|
-- GENERATION: STANDARD
|
|
-- VERSION: WM1.0
|
|
-- MODULE: altsyncram
|
|
|
|
-- ============================================================
|
|
-- File Name: fir_buffer.vhd
|
|
-- Megafunction Name(s):
|
|
-- altsyncram
|
|
--
|
|
-- Simulation Library Files(s):
|
|
-- altera_mf
|
|
-- ============================================================
|
|
-- ************************************************************
|
|
-- THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
|
|
--
|
|
-- 23.1std.1 Build 993 05/14/2024 SC Lite Edition
|
|
-- ************************************************************
|
|
|
|
|
|
--Copyright (C) 2024 Intel Corporation. All rights reserved.
|
|
--Your use of Intel Corporation's design tools, logic functions
|
|
--and other software and tools, and any partner logic
|
|
--functions, and any output files from any of the foregoing
|
|
--(including device programming or simulation files), and any
|
|
--associated documentation or information are expressly subject
|
|
--to the terms and conditions of the Intel Program License
|
|
--Subscription Agreement, the Intel Quartus Prime License Agreement,
|
|
--the Intel FPGA IP License Agreement, or other applicable license
|
|
--agreement, including, without limitation, that your use is for
|
|
--the sole purpose of programming logic devices manufactured by
|
|
--Intel and sold by Intel or its authorized distributors. Please
|
|
--refer to the applicable agreement for further details, at
|
|
--https://fpgasoftware.intel.com/eula.
|
|
|
|
|
|
LIBRARY ieee;
|
|
USE ieee.std_logic_1164.all;
|
|
|
|
LIBRARY altera_mf;
|
|
USE altera_mf.altera_mf_components.all;
|
|
|
|
ENTITY fir_buffer IS
|
|
PORT
|
|
(
|
|
data : IN STD_LOGIC_VECTOR (31 DOWNTO 0);
|
|
rdaddress : IN STD_LOGIC_VECTOR (9 DOWNTO 0);
|
|
rdclock : IN STD_LOGIC ;
|
|
wraddress : IN STD_LOGIC_VECTOR (9 DOWNTO 0);
|
|
wrclock : IN STD_LOGIC := '1';
|
|
wren : IN STD_LOGIC := '0';
|
|
q : OUT STD_LOGIC_VECTOR (31 DOWNTO 0)
|
|
);
|
|
END fir_buffer;
|
|
|
|
|
|
ARCHITECTURE SYN OF fir_buffer IS
|
|
|
|
SIGNAL sub_wire0 : STD_LOGIC_VECTOR (31 DOWNTO 0);
|
|
|
|
BEGIN
|
|
q <= sub_wire0(31 DOWNTO 0);
|
|
|
|
altsyncram_component : altsyncram
|
|
GENERIC MAP (
|
|
address_aclr_b => "NONE",
|
|
address_reg_b => "CLOCK1",
|
|
clock_enable_input_a => "BYPASS",
|
|
clock_enable_input_b => "BYPASS",
|
|
clock_enable_output_b => "BYPASS",
|
|
intended_device_family => "MAX 10",
|
|
lpm_type => "altsyncram",
|
|
numwords_a => 1021,
|
|
numwords_b => 1021,
|
|
operation_mode => "DUAL_PORT",
|
|
outdata_aclr_b => "NONE",
|
|
outdata_reg_b => "CLOCK1",
|
|
power_up_uninitialized => "FALSE",
|
|
widthad_a => 10,
|
|
widthad_b => 10,
|
|
width_a => 32,
|
|
width_b => 32,
|
|
width_byteena_a => 1
|
|
)
|
|
PORT MAP (
|
|
address_a => wraddress,
|
|
address_b => rdaddress,
|
|
clock0 => wrclock,
|
|
clock1 => rdclock,
|
|
data_a => data,
|
|
wren_a => wren,
|
|
q_b => sub_wire0
|
|
);
|
|
|
|
|
|
|
|
END SYN;
|
|
|
|
-- ============================================================
|
|
-- CNX file retrieval info
|
|
-- ============================================================
|
|
-- Retrieval info: PRIVATE: ADDRESSSTALL_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: ADDRESSSTALL_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: BYTEENA_ACLR_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: BYTEENA_ACLR_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: BYTE_ENABLE_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: BYTE_ENABLE_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: BYTE_SIZE NUMERIC "8"
|
|
-- Retrieval info: PRIVATE: BlankMemory NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_INPUT_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLOCK_ENABLE_OUTPUT_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRdata NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRq NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRrdaddress NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRrren NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRwraddress NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: CLRwren NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: Clock NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: Clock_A NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: Clock_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: IMPLEMENT_IN_LES NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: INDATA_ACLR_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: INDATA_REG_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: INIT_FILE_LAYOUT STRING "PORT_B"
|
|
-- Retrieval info: PRIVATE: INIT_TO_SIM_X NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "MAX 10"
|
|
-- Retrieval info: PRIVATE: JTAG_ENABLED NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: JTAG_ID STRING "NONE"
|
|
-- Retrieval info: PRIVATE: MAXIMUM_DEPTH NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: MEMSIZE NUMERIC "32672"
|
|
-- Retrieval info: PRIVATE: MEM_IN_BITS NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: MIFfilename STRING ""
|
|
-- Retrieval info: PRIVATE: OPERATION_MODE NUMERIC "2"
|
|
-- Retrieval info: PRIVATE: OUTDATA_ACLR_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: OUTDATA_REG_B NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: RAM_BLOCK_TYPE NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_MIXED_PORTS NUMERIC "2"
|
|
-- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_A NUMERIC "3"
|
|
-- Retrieval info: PRIVATE: READ_DURING_WRITE_MODE_PORT_B NUMERIC "3"
|
|
-- Retrieval info: PRIVATE: REGdata NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: REGq NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: REGrdaddress NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: REGrren NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: REGwraddress NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: REGwren NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
|
|
-- Retrieval info: PRIVATE: USE_DIFF_CLKEN NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: UseDPRAM NUMERIC "1"
|
|
-- Retrieval info: PRIVATE: VarWidth NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: WIDTH_READ_A NUMERIC "32"
|
|
-- Retrieval info: PRIVATE: WIDTH_READ_B NUMERIC "32"
|
|
-- Retrieval info: PRIVATE: WIDTH_WRITE_A NUMERIC "32"
|
|
-- Retrieval info: PRIVATE: WIDTH_WRITE_B NUMERIC "32"
|
|
-- Retrieval info: PRIVATE: WRADDR_ACLR_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: WRADDR_REG_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: WRCTRL_ACLR_B NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: enable NUMERIC "0"
|
|
-- Retrieval info: PRIVATE: rden NUMERIC "0"
|
|
-- Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
|
|
-- Retrieval info: CONSTANT: ADDRESS_ACLR_B STRING "NONE"
|
|
-- Retrieval info: CONSTANT: ADDRESS_REG_B STRING "CLOCK1"
|
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_A STRING "BYPASS"
|
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_INPUT_B STRING "BYPASS"
|
|
-- Retrieval info: CONSTANT: CLOCK_ENABLE_OUTPUT_B STRING "BYPASS"
|
|
-- Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "MAX 10"
|
|
-- Retrieval info: CONSTANT: LPM_TYPE STRING "altsyncram"
|
|
-- Retrieval info: CONSTANT: NUMWORDS_A NUMERIC "1021"
|
|
-- Retrieval info: CONSTANT: NUMWORDS_B NUMERIC "1021"
|
|
-- Retrieval info: CONSTANT: OPERATION_MODE STRING "DUAL_PORT"
|
|
-- Retrieval info: CONSTANT: OUTDATA_ACLR_B STRING "NONE"
|
|
-- Retrieval info: CONSTANT: OUTDATA_REG_B STRING "CLOCK1"
|
|
-- Retrieval info: CONSTANT: POWER_UP_UNINITIALIZED STRING "FALSE"
|
|
-- Retrieval info: CONSTANT: WIDTHAD_A NUMERIC "10"
|
|
-- Retrieval info: CONSTANT: WIDTHAD_B NUMERIC "10"
|
|
-- Retrieval info: CONSTANT: WIDTH_A NUMERIC "32"
|
|
-- Retrieval info: CONSTANT: WIDTH_B NUMERIC "32"
|
|
-- Retrieval info: CONSTANT: WIDTH_BYTEENA_A NUMERIC "1"
|
|
-- Retrieval info: USED_PORT: data 0 0 32 0 INPUT NODEFVAL "data[31..0]"
|
|
-- Retrieval info: USED_PORT: q 0 0 32 0 OUTPUT NODEFVAL "q[31..0]"
|
|
-- Retrieval info: USED_PORT: rdaddress 0 0 10 0 INPUT NODEFVAL "rdaddress[9..0]"
|
|
-- Retrieval info: USED_PORT: rdclock 0 0 0 0 INPUT NODEFVAL "rdclock"
|
|
-- Retrieval info: USED_PORT: wraddress 0 0 10 0 INPUT NODEFVAL "wraddress[9..0]"
|
|
-- Retrieval info: USED_PORT: wrclock 0 0 0 0 INPUT VCC "wrclock"
|
|
-- Retrieval info: USED_PORT: wren 0 0 0 0 INPUT GND "wren"
|
|
-- Retrieval info: CONNECT: @address_a 0 0 10 0 wraddress 0 0 10 0
|
|
-- Retrieval info: CONNECT: @address_b 0 0 10 0 rdaddress 0 0 10 0
|
|
-- Retrieval info: CONNECT: @clock0 0 0 0 0 wrclock 0 0 0 0
|
|
-- Retrieval info: CONNECT: @clock1 0 0 0 0 rdclock 0 0 0 0
|
|
-- Retrieval info: CONNECT: @data_a 0 0 32 0 data 0 0 32 0
|
|
-- Retrieval info: CONNECT: @wren_a 0 0 0 0 wren 0 0 0 0
|
|
-- Retrieval info: CONNECT: q 0 0 32 0 @q_b 0 0 32 0
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL fir_buffer.vhd TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL fir_buffer.inc FALSE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL fir_buffer.cmp TRUE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL fir_buffer.bsf FALSE
|
|
-- Retrieval info: GEN_FILE: TYPE_NORMAL fir_buffer_inst.vhd FALSE
|
|
-- Retrieval info: LIB_FILE: altera_mf
|